# **Datasheet: SENISENS SENCS1De** High Speed High Accuracy Current Sensor IC # 1. DESCRIPTION **The SENCS1De** is a programmable current sensor that uses a combination of linear Hall sensor and Coil to increase the measurement bandwidth and to improve the signal-to-noise ratio, i.e. to increase resolution. This combination allows the highest frequency bandwidth of this kind of sensor on the market. The sensor provides and analog output voltage proportional to the applied magnetic field density. The transfer characteristic of the sensor is factory trimmed over temperature and is programmable (offset, sensitivity, filtering...) during end-of-line customer calibration beyond the default factory trimming. In a typical current sensing application, the sensor is used in a combination with a ring shaped soft ferromagnetic core. This core is recommended to be ferrite or laminated for high bandwidth applications. Figure 1: SENCS1De application ## **KEY FEATURES:** - Wide power supply range 3.3V 5.5V - Selectable measurement ranges from 5 mT up to even 1 T - High speed AC and DC current sensing with 1 MHz bandwidth and response time <1 µs - Selectable ratiometric analog output - Low noise 25 μTrms - OTP memory with 4 pages for user settings - Programmable quiescent reference output 0-5V - Single wire serial interface (Manchester protocol) for sensor configuration - Operating temperature : -40 /+125°C - Protection circuit for 12V surge - ESD: 4KV - Under/Over voltage detection # **Table of Contents** | 1. | DE: | SCRIPT | TON | 1 | |-----|-------|---------|----------------------------------------------------------|------| | 3. | TYI | PICAL A | APPLICATIONS | 3 | | 4. | BLO | OCK DI | AGRAM | 3 | | 5. | PA | CKAGE | INFORMATION AND ORDERING: | 4 | | 5 | 5.1. | Dim | ensions | ∠ | | 5 | 5.2. | Orde | ering | Z | | 6. | AB | SOLUT | E MAXIMUM RATINGS | 5 | | 7. | GL | OSSAR | Y OF TERMS | 5 | | 8. | ELE | ECTRIC | AL CHARACTERISTICS AND SENSOR PERFORMANCE | e | | 8 | 3.1. | Gen | eral Electrical Specification: | 6 | | 8 | 3.2. | Mag | netic specifications: | 6 | | 8 | 3.3. | Out | out Characteristics: | 7 | | 8 | 3.4. | Digi | tal Interface Characteristics – Manchester, Single Wire: | 7 | | 9. | RE | COMM | IENDED APPLICATION DIAGRAM | 8 | | 10. | SIN | NGLE W | /IRE INTERFACE | 9 | | 11. | OP | ERATIO | ON MODES | . 10 | | 1 | 11.1. | NOR | MAL MODE | 10 | | 1 | 11.2. | REG | ISTER ACCESS MODE | 10 | | 1 | 11.3. | PRO | GRAMMING MODE | 10 | | 12. | RE | GISTER | ?S | . 11 | | 1 | 12.1. | INTE | RNAL REGISTER MAP | 11 | | 1 | 12.2. | DET | AILED REGISTER CONTENT | 12 | | | 13. | .2.1 | Sensitivity/Gain Settings | 12 | | | 13. | .2.2 | Sensor Temperature Compensation: | 13 | | | 13. | .2.3 | Quiescent Output settings: | 13 | | | 13. | .2.4 | Coil, Hall Element Polarity and Filter Settings | 14 | | | 13. | .2.5 | Hall element configuration | 14 | | | 13. | .2.6 | Hall bias setting | 14 | | | 14. | .1.1 | Filter configuration | 15 | | | 14. | .1.2 | Oscillator clock trimming Sensitivity/Gain Settings | 15 | | 1 | 12.3. | OTP | Memory Map | 17 | ## 3. TYPICAL APPLICATIONS Smart fuse overcurrent detection - Smart battery junction boxes and battery management system - DC-DC and AC/DC converter - BLCD motor current monitoring - Core-based and coreless sensor applications Figure 2: Core-based sensor applications Figure 3: Coreless sensor applications ## 4. BLOCK DIAGRAM **Figure 4** shows the block diagram of the sensor chip with horizontal and vertical Hall element (hHe and vHe) as well as the corresponding horizontal and vertical coil. Note that the vertical coil is discrete and is therefore placed off-chip. Figure 4: Block diagram of SENCS1De ## 5. PACKAGE INFORMATION AND ORDERING: The non-magnetic SIP-4L package. The field sensitive volume (FSV) is about 0.75 mm below the surface of the package. Contact SENISENS for details. #### 5.1. **Dimensions** **Figure 5:** Package information; Dimensions SIP-4L-lead package. The field sensitive volume (FSV) is located at the center of the package. Drawings are not to scale. | TABLE 1: Pin list and function | | | | | | | | | |--------------------------------|--------|--------------|-----------------------------------------------------------------------------|--|--|--|--|--| | Pin # | Symbol | Туре | Function | | | | | | | 1 | VCC | POWER | Main power supply (from 3.3V to 5V) | | | | | | | 2 | VOUT | OUTPUT | Signal output | | | | | | | 3 | VREF | Output/Input | Quiescent reference output; also used as programming interface; single wire | | | | | | | 4 | GND | GROUND | Ground | | | | | | ## 5.2. **Ordering** SENCS1De-abc, Explanation for the last three characters in the article name abc: - a is the package type: 0 = SIP4; 1 = SO-8 - b is the range 1 = 5mT, 2 = 10mT, 3 = 20mT, 4 = 50mT, 5 = 100mT, 6 = 200mT, 7 = 500mT, 8 = 1T - c is the sensitivity direction: X or Z # 6. ABSOLUTE MAXIMUM RATINGS | TABLE 2: Absolute maximal ratings | | | | | | | | | |-----------------------------------|--------|------------|------|--|--|--|--|--| | Parameter | Symbol | Value | Unit | | | | | | | Positive supply voltage | VCC | 16 | V | | | | | | | Reverse supply voltage | | -16 | V | | | | | | | Positive Pin voltage | | VDD+0.3 | V | | | | | | | Output Sourcing Current | | 50 | mA | | | | | | | Output Sinking Current | | -50 | mA | | | | | | | Storage temperature | TSTG | -50 to 125 | °C | | | | | | | Operating ambient temperature | TA | -40 to 125 | °C | | | | | | | ESD protection at inputs, HBM | VESD | 4 | kV | | | | | | | Rate of change of magnetic field* | dB/dt | 5 | T/us | | | | | | <sup>\*-</sup>The sensor should be configured for high magnetic field range Note that exposure to absolute maximum rating conditions for extended periods may affect device reliability. # 7. GLOSSARY OF TERMS | TABL | E 3: 0 | ilossarv | of terms | |------|--------|----------|----------| | IADI | | | | | | Name, Acronym | n Description | |-----|---------------|--------------------------------------------------------------------------| | BW | | Bandwidth (-3 dB) | | ESD | | Electrostatic Discharge | | FSV | | Field Sensitive Volume | | НВМ | | Human-Body Model | | hHE | | horizontal Hall Element; referred to horizontal chip plane (0°) | | IC | | Integrated Circuit | | MSB | | Most Significant Bit; e.g. 0b10000000, '1' is the MSB; decimal value 128 | | NSD | | Noise Spectral Density | | NVM | | Non-Volatile Memory | | OTP | | One-Time Programmable (Memory) | | Ох | | Hexadecimal (base 16) number; e.g. decimal 10 equals 0xA | | vHE | | vertical (90°) Hall Element; referred to horizontal chip plane (0°) | | TA | | Ambient Temperatur | ## 8. ELECTRICAL CHARACTERISTICS AND SENSOR PERFORMANCE Unless otherwise noted, the given specifications and characteristics are typical values for VCC=5V and a current consumption of 16 mA. ## 8.1. **General Electrical Specification:** | BLE 4: Typical characteristics related to the power domain | | | | | | | | |------------------------------------------------------------|---------|-------|--------|-----|------|--|--| | ameter | Symbol | Ratin | Rating | | Unit | | | | | | Min | Тур | Max | | | | | Supply voltage | Vcc | 3 | 5 | 5.5 | V | | | | Supply current | lcc | | 10 | 15 | mA | | | | Vout output Resistance | Rout | | 5 | | Ohm | | | | Vref output resistance | Rref | | 200 | | Ohm | | | | Power-on reset threshold | | 2.5 | | 2.7 | V | | | | Output capacitive load | Cload | | 4.7 | | nF | | | | Output short circuit current | Ishort | | 100 | | mA | | | | Output voltage Linear Swing | Vout_sw | 0 | | 90 | %Vcc | | | | Power-on reset hysteresis | | | 250 | | mV | | | | Over-voltage threshold | | 5.0 | | 5.7 | V | | | | Over-voltage hysteresis | | | 200 | | mV | | | | Power-on time | | | 0.4 | | ms | | | | On chip oscillator | Fosc | | 20 | 30 | MHz | | | ## 8.2. Magnetic specifications: Unless otherwise noted, the presented values are specified for VCC= 5V in the entire operating temperature range (from -40 to 125°C). Ibias=2mA, LPass filter=5kHz, CLK=20MHz, | ABLE 5: Sensor characteristics | | | | | | | | | |------------------------------------------------------|--------|--------------|------|------|------------|--------------------------|--|--| | arameter | Symbol | ymbol Rating | | | Unit Te | st Condition | | | | | M | lin Typ | Max | ( | | | | | | Magnetic field range | FS | 10 | | 1000 | mT | VCC=5V | | | | Magnetic sensitivity | S | 200 | | 1.1 | V/T | Both axis | | | | Sensitivity programming resolution | Sres | | 0.1% | | | All measuremen<br>ranges | | | | Magnetic field sensitivity temperature drift | TCsens | -1% | | 1% | | TA -40 to 125 °C | | | | Magnetic field sensitivity drift compensation range | | 0 | | 3400 | ppm/°C | | | | | Magnetic field sensitivity d compensation resolution | rift | | 100 | | ppm/°C | | | | | Output RMS noise | Vn | 5 | | | $mV_{RMS}$ | Full signal BW | | | | Eq. magnetic noise | Bn | 25 | | | μTrms | For full bandwidt | | | | Output bandwidth (3 dB) | BW | | 1 | | MHz | | | | # 8.3. **Output Characteristics:** | ameter | Symbol | Ratin | g | | Unit | <b>Test Condition</b> | |------------------------------------------------------|---------|-------|------|------|-------|-------------------------------------------------------------| | | M | n Typ | Max | ( | | | | VOUT Output voltage rang | e Vout | 0.25 | | 4.75 | V | 10 kO load; VCC=5\ | | VOUT Offset | Voffset | | <25 | | mV | | | Voltage Output quiescent | VOQ | | 2.0 | | | No magnetic field | | VREF Output voltage range | Vref | 0 | | 4.75 | V | 10 kO load; VCC=5\ | | VREF Quiescent output resolution | | | 40 | | mV | | | VOQ fine adjustment range | 2 | -127 | | 127 | mV | | | VOQ fine adjustment resolution | | | 1 | | mV | | | VOQ offset drift temperature compensation range | re | -2000 | | 2000 | μV/°C | | | VOQ offset drift temperature compensation resolution | e | | 15.8 | | μV/°C | - | | Step Response time | | | 1 | | μs | Delay between 90%<br>input signal and 90 %<br>output signal | | Rise time | | | 1 | | μs | | | Fall time | | | 1 | | μs | | | Power on delay | | | 400 | | μs | | # 8.4. **Digital Interface Characteristics – Manchester, Single Wire:** | TABLE 7: Digital interface characteristics | | | | | | | | | | |--------------------------------------------|--------|----------|------|---------|--------|--------------------------|--|--|--| | arameter | Symbol | Rating | | l | Jnit T | Test Condition | | | | | | N | lin Typ | M | ax | | | | | | | Data rate | | Fosc/512 | | Fosc/10 | bit/s | VCC=5V; or oscillator 20 | | | | | Min. delay between commands <sup>1</sup> | | | 25.6 | | μs | VCC=5V; or oscillator 20 | | | | | Input high voltage | VIH | VCC-0.3 | | VCC+0.3 | V | | | | | | Input low voltage | VIL | -0.3 | | 0.3 | V | | | | | # 9. RECOMMENDED APPLICATION DIAGRAM | ltem | Description | Value | Unit | |------|-----------------------------|-------|------| | C1 | Bypass/Decoupling capacitor | 100 | nF | Figure 6: Application diagram ## 10. SINGLE WIRE INTERFACE To activate the communication interface, the user needs to raise the supply voltage VCC to min. 6V. If activated, there are three operation modes available by sending a 32-bit command through the VREF pin: - Register access mode the user can directly read/write registers and change the sensor behavior - **OTP programming mode** once the preferred parameters are found and the user wants to select them, this more allows to write parameters to the OTP memory; also reading the entire OTP memory is done in this mode - Normal operation mode default mode after power-on reset The three operation modes are detailed in section 11. The sensor IC uses a point-to-point protocol based on Manchester code according to G.E. Thomas' convention (rising edge within the bit boundary indicates '1' and a fallowing edge '0'; see Figure 2) Convention according to G.E. Thomas: - '0' is expressed as a mid-point high-to-low transition, '1' as low-to-high transition - Encoded Output = Data XOR Clock Note that this convention is inverse to the IEEE 802.3 convention. Figure 9: Manchester encoded interface according to G.E. Thomas The MSB is sent first, and the host is supposed to release the drive on VREF if it expects a response from the sensor. Depending on the command, the response can be immediately or delayed by a few ms (for OTP fuse programming). Using the synchronization headers (characters 0x55 sent with each command and response) the device acquires the average bit period from the data stream, and uses it to decode the incoming data as well as to send back the response. ## 11. OPERATION MODES #### 11.1. NORMAL MODE Command code: 0x5555 137F This is the default mode after power-on. This command is used to return to normal operation after programming internal registers or reading/writing the OTP. #### 11.2. **REGISTER ACCESS MODE** Command code: 0x5555 F731 In this mode, the user can read and write into the internal registers by sending additional commands through the Ref pin using half duplex communication (as defined below). | ABLE 8: Regis | ter read/w | rite comma | and | | | | |-------------------|------------|------------|---------------------|----------------------------------|----------------------------------------|------------------------| | Command | Sync | Cde co | ΔΔ Δ | Register Expected address answer | | Response<br>delay | | Register<br>read | 0x55AA | 0x6C | 6 bits (M | SB first) | 0x556C followed by<br>8 data bits (MSB | After 8<br>bit-periods | | Command | Sync | Cde code | Register<br>address | Data | Expected answer | Response<br>delay | | Register<br>write | 0x55AA | 0x6C | 6 bits (MSB first) | 8 bits<br>(MSB firs | 0x55C6first | After 8<br>bit-periods | #### 11.3. **PROGRAMMING MODE** Command code: 0x5555 31F7 In this mode, the user can program a single OTP memory fuse (bit), by selecting one of the 4x128 possibilities through a bit address. It is under user responsibility to ensure OTP consistency, by making sure that there is a valid configuration page associated with the valid checksum. | Command | Sync | Cde code | Prog. current | Fuse<br>index | Expected answer | Response<br>delay | |----------------------------|--------|----------|-----------------------|-------------------------|---------------------|-------------------| | OTP fuse/<br>write one bit | 0x55AA | 0xE1 | 2 bits<br>Range [0:3] | 9 bits<br>Range [0:511] | 0x55E1<br>When done | Tbd (ms) | Another command is used to read back the entire OTP memory. | Command | Sync | Cde code | Page Index<br>3 bits | Read Condition<br>2 bits | Expected answer | Response<br>delay | |----------------------------|--------|----------|----------------------------------------------|--------------------------------------------------------------------------------------------|---------------------------------|------------------------| | OTP fuse/<br>write one bit | 0x55AA | 0xE1 | 000-011=<br>User page<br>1XX=Factory<br>page | '00': normal read '01': high -stress level read '10': low -stress level read '11': invalid | 0x551E<br>followed by<br>88bits | After 8<br>bit-periods | # 12. REGISTERS ## 12.1. INTERNAL REGISTER MAP Table 10 shows the map of the internal registers including if values are loaded from OTP and the corresponding default values after power-on. | TABLE 9: | Overview | register map | p and default va | lues | |----------|----------|--------------|------------------|------| | | | | | | | | Command | Addr | | Mode Def | ault | Meaning | OTP<br>location | Factory/User calibration | |-------|-----------|----------------------|-----|-----------------|--------------|--------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------| | SENS | _COARSE | 0x00 | R/W | 0x04 | Mea | surement range selection | Yes | User | | SENS | _FINE | 0x01 | R/W | 0x80 | Hall | element sensitivity adjustment | Yes | User | | SENS | _TC | 0x02 | R/W | 0x00 | | itivity temperature coefficient<br>stment | Yes | User | | VOQ | _COARSE | 0x03 | R/W | 0x32 | - | st and select quiescent output<br>ge (VREF); 40mV/step | Yes | User | | VOQ | _FINE | 0x04 | R/W | 0x00 | | scent output voltage (VREF)<br>stment; 1mV/step | Yes | User | | VOQ | _TC | 0x05 | R/W | 0x00 | | scent output voltage tempera-<br>coefficient adjustment | Yes | User | | SERIA | \L_ID | 0x06<br>0x07<br>0x08 | R/W | 0x00 | User | defined serial number | Yes | User | | Unus | ed | 0x09 to<br>0x0F | R/W | 0x00 | Unus | sed | No | - | | GLOB | BAL_CFG | 0x10 | R/W | 0x00 | sens | ct: vertical/horizontal<br>itivity axis; internal/external<br>fixed/ratiometric output; field<br>rities | Yes | Factory | | HALL | _CFG | 0x11 | R/W | 0x11 | | element spinning current<br>iguration | Yes | Factory | | HALL | _BIAS_DAC | 0x12 | R/W | 0x70 | Hall | bias current adjustment | Yes | Factory | | COIL | _CFG | 0x13 | R/W | 0x77 | Gain | adjustment of coil signal path | Yes | Factory | | FILTE | R_CFG | 0x14 | R/W | 0x61 | enab<br>high | ct low-pass corner frequency;<br>ole/disable coil path and<br>-pass filter; gain temperature<br>ficient adjustment | Yes | Factory | | CLOC | CK_CAL | 0x15 | R/W | 0x80 | Oscil | lator frequency adjustment | Yes | Factory | | CLOC | K_TC | 0x16 | R/W | | Oscil | lator temperature compensation | Yes | | | LOT_ | ID | 0x17<br>0x18 | R/W | 0x00 | Facto | ory defined lot number | Yes | Factory | | Unus | ed | 0x19 to<br>0x1F | R/W | 0x00 | Unus | sed | No | | | STAT | US | 0x20 | R | 0x1A or<br>0x0A | Refle | ects OTP status | No | | | TEST | | 0x11 | R/W | 0x0 | Do n | ot change; for internal use | No | Factory | #### 12.2. **DETAILED REGISTER CONTENT** The following subsections group the register content and provide detailed information about the contents. ## 12.2.1 Sensitivity/Gain Settings Using the SENS\_COARSE register, the user can select the measurement range from 5mT to 1T within 32 groups. For fine tuning a chosen range, the user can use the SENS\_FINE register to adjust the gain up to $\pm$ 0.15% steps. | TABLE 10: Reg | TABLE 10: Registers for sensitivity adjustment of the Hall sensor signal path | | | | | | | | |---------------|-------------------------------------------------------------------------------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--|--|--| | Register ID | Addr | Mode | Bits | Meaning | Default | | | | | SENS_COARSE | 0x00 | R/W | 2:0 | Gain setting within group defined by bit 4:3 0 1 2 3 4 5 6 7 0: 5.00, 5.94, 7.06, 8.39, 10.0, 11.9, 14.1, 16.7 1: 19.9, 23.7, 28.1, 33.4, 39.7, 47.2, 56.1, 66.7 2: 79.2, 94.2, 112, 133, 158, 188, 223, 265 3: 315, 375, 446, 530, 629, 748, 889, 1060 Full scale output (2.5V bipolar or ratiometric). Each of these gain setting requires a different coil and calibration 0: 16.7mT 1: 66.7mT 2: 265mT 3: 1050mT | 0x0<br>0x1 | | | | | | | | 5:6 | Add 1700ppm/°C to SENS_TC low:high temp. | 0x00 | | | | | | | | 7 | Reserved | 0x0 | | | | | SENS_FINE | 0x01 | R/W | 7-0 | 80->120%, 0.15%/step | 0x80 | | | | For fine tuning a chosen range, the user can use the SENS\_FINE register to adjust the gain up to +/-5% in 0.15% steps. Using the SENS\_COARSE register, the user can select the measurement range from 5mT to 1T within 32 groups. | | | | D'' | | 5 ( ) | |-------------|------|------|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | Register ID | Addr | Mode | Bits | Meaning | Default | | COIL_CFG | 0x13 | R/W | 7:0 | Gain adjustment 0.0105dB/step, -6dB -> 10dB Note: The coil amplifier overall gain is controlled by the SENS_COARSE register. This register is used to match the gain of the Hall cell. | 0x7 | ### 13.2.1 Sensor Temperature Compensation: The Hall sensor signal is temperature dependent, thus it needs to be compensated. The temperature compensation circuit can be programmed in two segments. The switch-over threshold value can be selected between (20, 40, 60 and 80°C), using the GLOBAL\_CFG[7:5] register. | Register ID | Addr | Mode | Bits | Meaning | Defaul | |-------------|------|------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | SENS_TC | 0x02 | R/W | 3-0 | SENS_TC1: Add Bias current to compensate for temperature effect on sensitivity lout= lin *(1+ sens_tc1*50e-6 *(Tj-Thres)) This compensation is used for temperature smaller than threshold | 0x0 | | | | | 7:4 | SENS_TC2: Add Bias current to compensate for temperature effect on sensitivity lout= lin *(1+ sens_tc2*50e-6 *(Tj-Thres)) This compensation is used for temperature greater than threshold | 0x0 | #### 13.2.2 Quiescent Output settings: The quiescent output (VREF) allows the differential measurement of the output signal (VOUT). The quiescent output voltage can adjusted to any value between 0V and VCC. However, the best performance is achieved when it is set within 0.5V of the power supply rail. The user can also select VOUT directly to be VCC/2. Thus, the output signal can be used in single-ended mode or differential mode. To cancel the residual offset due to imperfections in the signal chain, two registers are provided to compensate the offset and offset drift (Figure 10). **TABLE 13: Registers temperature drift compensation of Hall elements Register ID** Addr Mode **Bits** Meaning **Default** VOQ\_COARSE 0x03 R/W 6:0 0x20 0V-5V max, 40mV/step 7 Selection DAC or VCC/2 '0' R/W VOQ\_FINE 0x04 6:0 127mV max, 1mV/step 0x0 '0' 7 **Polarity** 6:0 VOQ\_COARSE 0x05 R/W 2mV/C max, 15.8uV/C per step 0x0 **Polarity** 7 Figure 10: Signal path for **VREF and VOUT** 13 '0' +41(44) 508 7029 Rev. 30, 12.8.2025 # 13.2.3 Coil, Hall Element Polarity and Filter Settings The selection of coil polarity and vertical/horizontal sensitivity and ratiometric output or not is done through GLOBAL\_CFG register. | TABLE 14: Registers for global settings | | | | | | | | | |-----------------------------------------|------|------|------|--------------------------------------------------------------------------|---------|--|--|--| | Register ID | Addr | Mode | Bits | Meaning | Default | | | | | GLOBAL_CFG | 0x10 | R/W | 0 | Hall sensor Horizontal/Vertical<br>'0': Horizontal<br>'1': Vertical | '0' | | | | | | | | 1 | Coil Internal/External<br>'0': Internal<br>'1': External | '0' | | | | | | | | 2 | Fixed gain/ ratiometric '0': Fixed gain '1': Ratiometric | '0' | | | | | | | | 3 | Hall Magnetic field polarity '0': Field enters IC, '1'->Reverse polarity | '0' | | | | | | | | 4 | Coil Magnetic field polarity '0': Field enters IC, '1'->Reverse polarity | '0' | | | | | | | | 7-5 | Temperature threshold calibration | '000' | | | | # 13.2.4 Hall element configuration | TABLE 15: Regis | ter HALL_ | CFG settii | ngs | | | | |-----------------|-----------|------------|------|-----|--------------------------------------------------------------------------------|---------| | Register ID | Addr | Mode | Bits | Mea | ning | Default | | HALL_CFG | 0x1 | 1 R/\ | N | 1:0 | Spinning Period<br>'00','01','10' and '11' -> 200ns, 400ns, 600ns and<br>800ns | '01 | | | | | | 2 | Low noise amplifier reset pulse width '0'-> 50ns, '1'-> 100ns | '0' | | | | | | 3 | Rectifier Integration pulse width '0'-> 50ns, '1'-> 100ns | '0' | | | | | | 4 | Mask the measurement cycle for 1 clock (50ns) 0, 1 -> mask, no mask | '1' | | | | | | 5 | Fast mode where is each integrated into output<br>'0' -> Normal, '1' -> Fast | ıt '0' | | | | | | 7:6 | Unused | '00' | info@senisens.com 14. The bias current is proportional to clock frequency and reference voltage. | TABLE 16: Register HALL_BIAS_DAC settings | | | | | | | | |--------------------------------------------|------|-----|-----|------------------------|------|--|--| | Register ID Addr Mode Bits Meaning Default | | | | | | | | | HALL_BIAS_DAC | 0x12 | R/W | 7:0 | 250u->4.25m; 15uA/step | 0x70 | | | ## 14.1.1 Filter configuration | TABLE 17: Register FILTER_CFG settings | | | | | | | | | |----------------------------------------|------|------|------|------------------------------------------------------------------------------------------------------------------------|------------|--|--|--| | Register ID | Addr | Mode | Bits | Meaning | Default | | | | | FILTER_CFG | 0x14 | R/W | 1:0 | Low -pass filter corner frequency selection: '00': 5k, '01':10k, '10':20k | '01' | | | | | | | | 2 | '1': Enable 160k low pass for Hall sensor | '0' | | | | | | | | 3 | '1': Disable Coil path | '0' | | | | | | | | 4 | '1': Disable Coil high pass | '0' | | | | | | | | 6:5 | High pass selection<br>0:25/50/100 (for 5k,10k and 20k lp selection)<br>1:50/100/200<br>2:100/200/400<br>3:200/400/800 | <b>'3'</b> | | | | ## 14.1.2 Oscillator clock trimming Sensitivity/Gain Settings The oscillator needs to be adjusted to a frequency of 20 MHz $\pm$ 50 kHz to ensure that the filter corner frequencies are at the expected value. | TABLE 18: Register CLOCK_CAL settings for oscillator calibration/trimming | | | | | | |---------------------------------------------------------------------------|------|------|------|---------------------------------------------------------------------------------------------------------------------------------------|---------| | Register ID | Addr | Mode | Bits | Meaning | Default | | CLOCK_CAL | 0x15 | | 7:0 | 8-32MHz, 100kHz/step | 0x80 | | CLOCK_TC | 0x16 | | 3:0 | -40 to 40°C range. Bit 3 controls the sign of the compensation and bits 2:0 control the temperature compensation in 7 steps of 100ppm | 0xAA | | | | | 7:4 | 40°C and up. Bit 7 controls the sign of the compensation and bits 6:4 control the temperature compensation in 7 steps of 100ppm | | ## **Status register** The (OTP) STATUS register bares information about the validity of OTP memory entries. Additionally, the TEMP\_CAL bit indicates if the actual sensor temperature is beyond the temperature threshold which is adjusted using the three MSB bits in the FILTER\_CFG[7:5] register (see Table 18). Note that this register is updated only after power-on except for the TEMP\_CAL bit which is updated at run-time. info@senisens.com | TABLE 19: Register for OTP status. | | | | | | | | | |------------------------------------|------|------|------|---------------------------------------|----------|--|--|--| | Register ID | Addr | Mode | Bits | Meaning | Default | | | | | STATUS | 0x20 | R | 0 | OTP factory parameters valid | | | | | | | | | 1 | OTP factory parameters checksum valid | | | | | | | | | 2 | OTP valid user page found | | | | | | | | | 3 | OTP user page checksum valid | | | | | | | | | 4 | TEMP_CAL | '0'/′1′³ | | | | | | | | 7:5 | Reserved | '000' | | | | ## 12.3. **OTP Memory Map** The OTP bit address is calculated by: <page> x 128 + <byte address> x 8 + <bit address> Table 21 shows an overview of the OTP memory map. A page is considered valid only if the value of register PAGE\_VALID equals 0xA5 and the checksum at byte address 0xF is correct. The valid checksum is calculated by the sum of all bytes within the range of one data set. For instance, the first user data set at page 0 reaches from byte address 0x0 to 0xA including the checksum. The sum of these bytes should result in 0. Thus, the checksum is the 2's complement sum all data bytes stored within this range. ## **TABLE 20: OTP memory map** | D | | uuress = <page< th=""><th>:/x 120+<byt< th=""><th>e address&gt; x 8 + <bit< th=""><th>auuress/</th></bit<></th></byt<></th></page<> | :/x 120+ <byt< th=""><th>e address&gt; x 8 + <bit< th=""><th>auuress/</th></bit<></th></byt<> | e address> x 8 + <bit< th=""><th>auuress/</th></bit<> | auuress/ | |-----------|----------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 'arameter | | | | Bit address | | | ype | IP Block | Byte address | _ | 7-0 | | | User | 0 | 0 | User Page 0 | SENS_Coarse | | | | | 1 | | SENS_Fine | | | | | 2 | | SENS_TC | | | | | 3 | | VOQ_Coarse | | | | | 4 | | VOQ_Fine | | | | | 5 | | VOQ_TC | | | | | 6 | | SERIAL IDI | | | | | 7 | | SERIAL ID2 | | | | | 8 | - | SERIAL ID3 | | | | 1 | 9 | - | PAGE VALID | AE well de sous absence les ensembles de la little | | | - | | - | | A5 = valid, any other value means invalid | | | | A | | CHECKSUM | Sum of all bytes including checksum should be 0. If not, page declared inval | | | | В | User Page 1 | SENS_Coarse | And associated register keep reset value. | | | | С | | SENS_Fine | | | | | D | | SENS TC | | | | | E | | VOQ_Coarse | | | | | F | | VOQ_Fine | | | | 1 | 0 | | VOQ_TC | | | | | 1 | | SERIAL ID1 | | | | | 2 | | SERIAL ID2 | | | | | 3 | + | SERIAL ID3 | | | | 1 | | | _ | AE welled any address of the manual in the Co. | | | 1 | 4 | | PAGE_VALID | A5 = valid, any other value means invalid | | | | 5 | | CHECKSUM | Sum of all bytes including checksum should be 0. If not, page declared inval | | | | 6 | User Page 2 | SENS_Coarse | And associated register keep reset value. | | | | 7 | | SENS_Fine | | | | | 8 | | SENS_TC | | | | | 9 | | VOQ_Coarse | | | | | А | | VOQ Fine | | | | | В | 1 | VOQ TC | | | | | C | - | SERIAL ID1 | | | | | | - | SERIAL ID2 | | | | | D | | | | | | | E | | SERIAL_ID3 | | | | | F | | PAGE_VALID | A5 = valid, any other value means invalid | | | 2 | 0 | | CHECKSUM | Sum of all bytes including checksum should be 0. If not, page declared inval | | | | 1 | User Page 3 | SENS_Coarse | And associated register keep reset value. | | | | 2 | _ | SENS_Fine | | | | | 3 | | SENS TC | | | | | 4 | | VOQ Coarse | | | | | 5 | - | VOQ_Fine | | | | | _ | | | | | | - | 6 | | VOQ_TC | | | | | 7 | | SERIAL_ID1 | | | | | 8 | | SERIAL_ID2 | | | | | 9 | | SERIAL_ID3 | | | | | А | | PAGE_VALID | A5 = valid, any other value means invalid | | | | В | | CHECKSUM | Sum of all bytes including checksum should be 0. If not, page declared inval | | | | С | | Unused | And associated register keep reset value. | | | | D | 1 | Unused | | | | 1 | E | 1 | Unused | <del> </del> | | | 1 | F | 1 | Unused | - | | | | | | | | | actory | 3 | 0 | Factory Page | GLOBAL_CFG | | | | | 1 | | HALL_CFG | | | | | 2 | | HALL_BIAS_DAC | | | | | 3 | | COIL_CFG | | | | | 4 | | FILTER_CFG | | | | | 5 | | CLOCK CAL | | | | | - | | CLOCK_TC | | | | 1 | 7 | | | | | | | | | LOT_ID1 | | | | | 8 | | LOT_ID2 | | | | | 9 | | PAGE VALID | A5 = valid, any other value means invalid | | | | А | | CHECKSUM | Sum of all bytes including checksum should be 0. If not, page declared inval | | | | В | | Unused | And associated register keep reset value. | | | | c | 1 | Unused | | | | | D | | Unused | <del> </del> | | | 1 | | 1 | Unused | <del> </del> | | | | E | 1 | | <del>-</del> | | | | 0 | | Unused | |